EPM240T100I5N

Intel Corporation

EPM240T100I5N
 
EPM240T100I5N

EPM240T100I5N

Availability
Unavailable
Availability
Design risk
High
Design risk
Price trend
Decreasing
Price trend
Lead time
Stable
Lead time
15 results found
BMI160
Available
Available
High
High
Increasing
Increasing
Stable
Stable
HFBR-2532Z
Available
Available
Low
Low
Stable
Stable
Stable
Stable
ADS8556IPMR
Constrained
Constrained
Low
Low
Decreasing
Decreasing
Stable
Stable
IRF6894MTRPBF
Constrained
Constrained
Low
Low
Decreasing
Decreasing
Stable
Stable
WR12W3R30FTLJ
Unavailable
Unavailable
Medium
Medium
Stable
Stable
Stable
Stable
1210B224K201CT
Constrained
Constrained
Low
Low
Decreasing
Decreasing
Stable
Stable
AD7284WBSWZ-RL
Available
Available
Medium
Medium
Decreasing
Decreasing
Decreasing
Decreasing
RMC1/16K4701FTP
Unavailable
Unavailable
Low
Low
Decreasing
Decreasing
Stable
Stable
TMS320F2811PBKA
Constrained
Constrained
Low
Low
Stable
Stable
Decreasing
Decreasing
DF50-30DP-1V(52...
Constrained
Constrained
Low
Low
Decreasing
Decreasing
Stable
Stable
TMS320LF2406APZ...
Constrained
Constrained
Low
Low
Increasing
Increasing
Stable
Stable
SN74LVC1G17MDCK...
Unavailable
Unavailable
Low
Low
Decreasing
Decreasing
Stable
Stable
MT41K64M16TW-10...
Unavailable
Unavailable
Low
Low
Stable
Stable
Stable
Stable
SM02B-LEASS-TF(...
Available
Available
Low
Low
Stable
Stable
Stable
Stable
SIT8924BE-73-XX...
Available
Available
High
High
Stable
Stable
Stable
Stable

Semiconductors

Programmable Logic ICs

Lead Time     14 weeks
Data Sheet     Download EPM240T100I5N datasheet EPM240T100I5N

CPLD MAX® II Family 192 Macro Cells 201.1MHz 0.18um Technology 2.5V/3.3V 100-Pin TQFP Tray

Technical Data

Manufacturer Intel Corporation
MPN EPM240T100I5N
JTAG BST YES
Technology CMOS
Width (mm) 14.0000
Length (mm) 14.0000
JESD-30 Code S-PQFP-G100
Organization 0 DEDICATED INPUTS, 80 I/O
Package Code TFQFP
Package Shape SQUARE
Package Style ( Meter ) FLATPACK, THIN PROFILE, FINE PITCH
Surface Mount YES
Terminal Form GULL WING
J-STD-609 Code e3
Output Function MACROCELL
Terminal Finish Matte Tin (Sn) - annealed
Number of Inputs 80.0000
DLA Qualification Not Qualified
Number of Outputs 80.0000
Terminal Position QUAD
Additional Feature IT CAN ALSO OPERATE AT 3.3V
Number of I/O Lines 80.0000
Number of Terminals 100.0000
Terminal Pitch (mm) 0.5000
Number of Macro Cells 192.0000
Package Body Material PLASTIC/EPOXY
In-System Programmable YES
Propagation Delay (ns) 7.5000
Seated Height-Max (mm) 1.2000
Supply Voltage-Max (V) 2.6250
Supply Voltage-Min (V) 2.3750
Supply Voltage-Nom (V) 2.5000
Programmable Logic Type FLASH PLD
Package Equivalence Code TQFP100,.63SQ
Clock Frequency-Max (MHz) 166.6000
Moisture Sensitivity Level 3.0000
Number of Dedicated Inputs 0.0000
Peak Reflow Temperature (Cel) 260.0000
Operating Temperature-Max (Cel) 100.0000
Operating Temperature-Min (Cel) -40.0000
Time@Peak Reflow Temperature-Max (s) 30.0000
Availability In stock

Submit Request

CONTACT REASON

Connect With Us

HEADQUARTERS

Sourceability North America, LLC

9715 Burnet Rd, Ste 200 Austin, TX 78758-5215

Frequently Asked Questions

As part of the category Semiconductors and subcategory Programmable Logic ICs, EPM240T100I5N optimizes energy distribution in electronic devices. Its CPLD MAX® II Family 192 Macro Cells 201.1MHz 0.18um Technology 2.5V/3.3V 100-Pin TQFP Tray allows minimizing losses and increasing the overall system efficiency.

As a component of the subcategory Programmable Logic ICs, EPM240T100I5N ensures stable output voltage even when the load changes. Its makes it a reliable element in multi-level power systems.

You can download the user manual and technical specifications for EPM240T100I5N in the documentation section.

CPLD MAX® II Family 192 Macro Cells 201.1MHz 0.18um Technology 2.5V/3.3V 100-Pin TQFP Tray